# Design of 5-3 multicolumn compressor for high performance multiplier

# R. Marimuthu<sup>\*</sup>, S. Balamurugan and P.S. Mallick

School of Electrical Engineering, VIT University, Vellore – 632014, Tamilnadu, India Email: rmarimuthu@vit.ac.in Email: sbalamurugan@vit.ac.in Email: psmallick@vit.ac.in \*Corresponding author

**Abstract:** Compressors are widely used in multiplier to reduce the partial products. This paper proposed the design of 5-3 multicolumn compressor. The proposed 5-3 multicolumn compressor is used to design the various size multipliers. In this paper, we have designed  $6 \times 6$ ,  $8 \times 8$ ,  $10 \times 10$  and  $12 \times 12$  bit multiplier using proposed 5-3 multicolumn compressor, conventional 5-3 multicolumn compressor and conventional 4-2 compressor and compared the results. Simulation result shows that the proposed architecture consumes less power and provides more speed than conventional multicolumn 5-3 compressor and conventional 4-2 compressor. Cadence RTL compiler is used to obtain the results of multiplier.

**Keywords:** full adder; 5-3 multicolumn compressor; multiplier; energy delay product; EDP.

**Reference** to this paper should be made as follows: Marimuthu, R., Balamurugan, S. and Mallick, P.S. (2018) 'Design of 5-3 multicolumn compressor for high performance multiplier', *Int. J. Computer Aided Engineering and Technology*, Vol. 10, No. 5, pp.568–575.

**Biographical notes:** R. Marimuthu received his Bachelor degree in Electronics and Instrumentation from Bharathiyar University, India. He received his ME in Applied Electronics from Anna University, India. He is presently working towards his PhD from VIT University, India. His current research area is low power and high-speed architectures.

S. Balamurugan received his Bachelor degree in Electrical and Electronics Engineering from Bharathiar University, India in 2001. He received his ME in Applied Electronics from Anna University, India in 2005. Currently, he is working towards his PhD from VIT University, India. His current research interest includes low power and high speed architectures.

P.S. Mallick is a Professor of Electronics Engineering and the Director, Ranking and Accreditation, VIT University, India. He worked as the Dean of School of Electrical Engineering (2011–2015). He led various research teams and developed an online lab in microelectronics, Monte Carlo simulator of compound semiconductors, nanostructured MIM capacitor, low cost electric fencers and published 76 research papers in different journals and conferences of international repute. He is an enlisted technical innovator of India in 2007. He is a senior member of IEEE, Chair and present Chapter Adviser of IEEE-EDS VIT of Region 10 Asia pacific.

#### 1 Introduction

Multiplication is one of the frequently used arithmetic operations in microprocessors and digital signal processors (DSP). It is mainly used in digital signal processing to perform operations such as convolution, correlation and filtering. Multiplier is a circuit which is used to perform the multiplication operation. Multiplication is the complex operation which consumes most of the processing time and power. Minimising the latency of the multiplier is the challenging task for researchers. Several methods have been proposed by several researchers from the last two decade.

The multiplication process mainly consists of three steps. They are:

- 1 partial product generation
- 2 partial product reduction
- 3 final carry addition (Balamurugan et al., 2015; Wallace, 1964; Dadda, 1965).

AND gates are used to generate the partial products. Generation of partial product will not take much time. Optimising the partial product generation would not give better results. Partial product reduction stage takes considerable amount of processor power and it time consuming process. Generally, encoding techniques are used to reduce the partial product. In conventional multiplier, adders are used to reduce the partial product. Later, single column compressors are used to reduce the partial product. Several compressors have been proposed and used in multiplier (Ohsang et al., 2002; Veeramachaneni et al., 2007; Chang and Ahmadi, 2009; Nagdeve et al., 2012; Nirlakalla et al., 2011; Marimuthu et al., 2012, 2013a, 2013b; Bansal and Madhu, 2016; Momeni et al., 2015; Pishvaie et al., 2014). 5-3 multicolumn compressor is proposed Ohsang et al. (2002) and this compressor is used to reduce the partial product of the multiplier. This paper proposed the new design of 5-3 multicolumn compressor and result of this compressor is compared with conventional compressor. Parallel adders are used in final carry addition.

In this paper, Section 2 presents a conventional 5-3 multicolumn compressor. Proposed 5-3 multicolumn compressor is presented in Section 3. Design of multiplier using proposed compressor is described in Section 4. Section 5 describes the simulation results of various multipliers and finally conclusion is presented in Section 6.

#### 2 Conventional 5:3 multicolumn compressor

Ohsang et al. (2002) proposed the conventional architecture of a 5-3 multicolumn compressor is shown in Figure 1. It consists of two full adders. From first column, partial products  $A_0$ ,  $B_0$ ,  $C_0$  are used to generate  $S_0$  and  $C_1$ .  $C_1$ ,  $A_1$  and  $B_1$  are used to calculate  $S_1$  and C2. Two XOR gates are required to generate  $S_0$ . Carry generation circuit is used to

#### 570 *R. Marimuthu et al.*

calculate the C<sub>1</sub> (>=2?). Generation of S<sub>1</sub> requires two XOR gates and it needs to wait for C1. Multicolumn compressor is faster than single column compressor because in single column compressor four XOR gates are used to generate *sum*. Multicolumn compressor is faster because it requires only two XOR gates.





#### 3 Proposed 5:3 compressor

Multiplier which is implemented by conventional multicolumn 5-3 compressor is considerably faster than 4-2 compressor which is proposed by Dandapat et al. (2010). But the power consumption is not reduced considerably. Proposed 5-3 multicolumn compressor is targeting both speed and power. Proposed structure of 5-3 multicolumn compressor is shown in the Figure 3. Multiplexers are used to implement the 5-3 multicolumn compressor.

Dot implementation of 5-3 multicolumn compressor from the partial product array is shown in Figure 2. Inputs for multicolumn 5-3 compressor are five partial products, three from first column and two from second column. It will compress these five partial products into  $sum_0$ ,  $sum_1$  and  $carry_2$ .

In this proposed architecture  $A_0$ ,  $B_0$ ,  $C_0$  are partial products from a first single column. Similarly,  $B_0$  and  $C_0$  are given as control signals for 4-1 MUX and  $A_0$  is given as an input signal.  $A_0$ ,  $B_0$  and  $C_0$  are already available partial products. Generation of SUM<sub>0</sub> is done in a fast manner.  $B_0$  and  $C_0$  acts as control signal for generation of  $C_1$ .



Figure 2 Dot implementation of 5-3 multicolumn compressor

When  $B_0$  and  $C_0$  is (0, 0) or (1, 1),  $C_1$  is always 0 or 1 respectively, which will reduce the toggling and results in less power consumption.  $C_1$  is given as input to MUX to generate SUM<sub>1</sub> and Carry<sub>2</sub> where A<sub>1</sub> and B<sub>1</sub> are partial products from second column. A<sub>1</sub> and B<sub>1</sub> are given to 4-1 MUX as control signals. Sum<sub>1</sub> is generated as soon as C<sub>1</sub> is generated. Outputs of 5-3 multicolumn compressor are shown below.

$$\operatorname{Sum}_{0} = \left(\operatorname{A}_{0} \& \overline{\operatorname{B}_{0}} \& \overline{\operatorname{C}_{0}}\right) \left| \left(\overline{\operatorname{A}_{0}} \& \overline{\operatorname{B}_{0}} \& \operatorname{C}_{0}\right) \right| \left(\overline{\operatorname{A}_{0}} \& \operatorname{B}_{0} \& \overline{\operatorname{C}_{0}}\right) \left| \left(\operatorname{A}_{0} \& \operatorname{B}_{0} \& \operatorname{C}_{0}\right) \right|$$
(1)

$$C_{1} = \left(\operatorname{zero} \& \overline{B_{0}} \& \overline{C_{0}}\right) \left| \left(A_{0} \& \overline{B_{0}} \& C_{0}\right) \right| \left(A_{0} \& B_{0} \& \overline{C_{0}}\right) \left| \left(\operatorname{one} \& B_{0} \& C_{0}\right) \right|$$
(2)

$$\operatorname{Sum}_{1} = \left(\operatorname{C}_{1} \& \overline{\operatorname{A}_{1}} \& \overline{\operatorname{B}_{1}}\right) \left| \left(\overline{\operatorname{C}_{1}} \& \overline{\operatorname{A}_{1}} \& \operatorname{B}_{1}\right) \right| \left(\overline{\operatorname{C}_{1}} \& \operatorname{A}_{1} \& \overline{\operatorname{B}_{1}}\right) \left| \left(\operatorname{C}_{1} \& \operatorname{A}_{1} \& \operatorname{B}_{1}\right) \right| (3)$$

$$\operatorname{Carry}_{2} = (\operatorname{zero} \& \operatorname{A}_{1} \& \operatorname{B}_{1}) | (\operatorname{C}_{1} \& \overline{\operatorname{A}_{1}} \& \operatorname{B}_{1}) | (\operatorname{C}_{1} \& \operatorname{A}_{1} \& \overline{\operatorname{B}_{1}}) | (\operatorname{one} \& \operatorname{A}_{1} \& \operatorname{B}_{1})$$
(4)

where zero = gnd, one = vdd.

Figure 3 Proposed 5-3 multicolumn compressor



#### 572 *R. Marimuthu et al.*

The truth table of proposed 5-3 compressor is given in Table 1. **Table 1** Truth table of proposed 5-3 multicolumn compressor

| Inputs $(A_0, B_0, C_0)$ | $A_{I}$ | $B_{I}$ | $SUM_0$ | $SUM_1$ | $Carry_2$ |
|--------------------------|---------|---------|---------|---------|-----------|
| All the inputs are 0     | 0       | 0       | 0       | 0       | 0         |
| Any one input is 1       | 0       | 0       | 1       | 0       | 0         |
| Any two inputs are 1     | 0       | 0       | 0       | 1       | 0         |
| All the inputs are 1     | 0       | 0       | 1       | 1       | 0         |
| All the inputs are 0     | 0       | 1       | 0       | 1       | 0         |
| Any one input is 1       | 0       | 1       | 1       | 1       | 0         |
| Any two inputs are 1     | 0       | 1       | 0       | 0       | 1         |
| All the inputs are 1     | 0       | 1       | 1       | 0       | 1         |
| All the inputs are 0     | 1       | 0       | 0       | 1       | 0         |
| Any one input is 1       | 1       | 0       | 1       | 1       | 0         |
| Any two inputs are 1     | 1       | 0       | 0       | 0       | 1         |
| All the inputs are 1     | 1       | 0       | 1       | 0       | 1         |
| All the inputs are 0     | 1       | 1       | 0       | 0       | 1         |
| Any one input is 1       | 1       | 1       | 1       | 0       | 1         |
| Any two inputs are 1     | 1       | 1       | 0       | 1       | 1         |
| All the inputs are 1     | 1       | 1       | 1       | 1       | 1         |

Proposed multicolumn 5-3 compressor is 3.4% faster than conventional multicolumn 5-3 compressor and also consumes 36.18% less power.

## 4 Multiplier design

Proposed 5-3 multicolumn compressor is used in various multipliers like  $6 \times 6$ ,  $8 \times 8$ ,  $10 \times 10$  and  $12 \times 12$  multiplier. The obtained results are compared with conventional 5-3 multicolumn compressor and 4-2 compressor proposed by Veeramachaneni et al. (2007). From the comparison, multiplier which is designed by proposed multicolumn 5-3 compressor consumes less power and its energy delay product (EDP) also reduced significantly. Dot diagram of an 8-bit multiplier using multicolumn 5-3 compressor is shown in Figure 4. Initially, generated partial products are compressed into sum and carry forms with the help of multicolumn 5-3 compressor. Dot diagram shows the use of 5-3 compressors in partial product reduction stage. Apart from compressors, half adders and full adders are also utilised.



Figure 4 Dot diagram of 8 bit multiplier using 5-3 multicolumn compressor

### 5 Simulation results

This section describes the simulation results of different multipliers. Verilog HDL code is written and functionality verification was done in Xilinx software. Simulation results are obtained with the help of Cadence RTL compiler. 90 nm technology typical library file is used in Cadence RTL complier. Random test vector is applied to multiplier to get the results. Multipliers that are implemented using proposed 5-3, existing 5-3 compressor proposed by Ohsang et al. (2002) and 4-2 compressor proposed by Maunika and Devi (2012) are compared and simulation results are shown in Table 2.  $6 \times 6$  multiplier is implemented using proposed 5-3 compressor is 4.96% faster than existing multicolumn 5-3 compressor and power consumption is 19.91% reduced and EDP is reduced by 27.66%. Similarly, area overhead of proportional multiplier is 9.32 % and 12.93 % when

#### 574 *R. Marimuthu et al.*

compare to conventional 5-3 compressor and 4-2 compressor respectively. For an  $8 \times 8$  multiplier is 3.384% faster than existing multicolumn 5-3 compressor and power consumption is 17.43% reduced and EDP is reduced by 22.93%. Area overhead of proportional multiplier is 8.32% and 11.23% when compare to conventional 5-3 compressor and 4-2 compressor respectively. For a  $10 \times 10$  multiplier is observed that power consumption is 22.20% reduced and EDP is reduced by 23.43%. Area overhead of proportional multiplier is 11.48% and 13.16% when compare to conventional 5-3 compressor and 4-2 compressor respectively. For 12 bit multiplier power consumption is 20.31% reduced and EDP is reduced by 20.4%. Area overhead of proportional multiplier is 11.62% and 13.86% when compare to conventional 5-3 compressor and 4-2 compressor respectively.

 $6 \times 6$  multiplier implemented by proposed 5-3 compressor is 16.02% faster, consumes 23.12% less power and EDP is reduced by 45.78% than multiplier implemented by 4-2 compressor. For an  $8 \times 8$  multiplier, multiplier is 8.5% faster, consumes 23.97% less power and EDP is reduced by 36.34%. For 10 × 10 multiplier, multiplier is 9.84% faster, consumes 20.16% less power and EDP is reduced by 35.1%. For 12-bit multiplier, multiplier is 7% faster, consumes 19.93% less power and EDP is reduced by 30.76%.

| Multiplier<br>size | Compressors used in multiplier    | Area<br>(µm <sup>2</sup> ) | Delay<br>(ns) | Power<br>(pw) | $EDP (10^{-20})$ |
|--------------------|-----------------------------------|----------------------------|---------------|---------------|------------------|
| 6 × 6              | Using 4-2 compressors             | 598.34                     | 2,372         | 50,196        | 28.24            |
|                    | Using conventional 5-3 compressor | 623.25                     | 2,096         | 48,186        | 21.169           |
|                    | Proposed 5-3 compressor           | 687.25                     | 1,992         | 8,589         | 15.312           |
| 8 × 8              | Using 4-2 compressors             | 1,133.19                   | 2,777         | 86,381        | 66.61            |
|                    | Using conventional 5-3 compressor | 1,166.35                   | 2,630         | 79,543        | 55.019           |
|                    | Proposed 5-3 compressor           | 1,276.25                   | 2,541         | 65,673        | 42.403           |
| $10 \times 10$     | Using 4-2 compressors             | 1,863.65                   | 3,323         | 106,265       | 117.34           |
|                    | Using conventional 5-3 compressor | 1,905.82                   | 3,020         | 109,054       | 99.46            |
|                    | Proposed 5-3 compressor           | 2,145.73                   | 2,996         | 84,840        | 76.153           |
| $12 \times 12$     | Using 4-2 compressors             | 2,770.89                   | 3,741         | 212,073       | 296.798          |
|                    | Using conventional 5-3 compressor | 2,842.86                   | 3,481         | 213,061       | 258.174          |
|                    | Proposed 5-3 compressor           | 3,216.89                   | 3,479         | 169,789       | 205.503          |

 Table 2
 Simulation results of various multipliers

#### 6 Conclusions

The architecture of multicolumn 5-3 compressor is analysed. New multicolumn 5-3 compressor architectures have been proposed and implemented in different size of multipliers and also compared with the existing 5-3 architectures and 4-2 architecture. Simulations have been performed for different size of multipliers. Proposed multicolumn 5-3 compressor leads to 3.4% speed improvement and also observed with 36.18% less power consumption than conventional multicolumn 5-3 compressor. Performance of the proposed architecture is better than the existing ones in power, delay and EDP. Proposed

structure occupies more area than conventional. In future, researcher can work towards the minimising the area overhead. Also, design of higher order multicolumn compressors for large size multiplier would help to get better results.

#### References

- Balamurugan, S., Kumar, R. and Marimuthu, R. (2015) 'Design of low power reduced delay fixed-width modified booth multiplier', *Global Journal of Pure and Applied Mathematics*, Vol. 11, No. 3, pp.1647–1653.
- Bansal, Y and Madhu, C. (2016) 'A novel high-speed approach for 16x 16 Vedic multiplication with compressor adders', *Computers & Electrical Engineering*, Vol. 49, No.1, pp.39–49.
- Chang, P. and Ahmadi, M. (2009) 'A high speed low power 4:2 compressor cell design', *ISSCS 2009: IEEE Symposium on Signals, Circuits and Systems*, Iasi, Romania, pp.1–4.
- Dadda, L. (1965) 'Some schemes for parallel multiplier', Alta Freq, Vol. 34, No. 1, pp.349–356.
- Dandapat, A., Ghosal, S., Sarkar, P. and Mukhopadhyay, D. (2010) 'A 1.2-ns16×16-bit binary multiplier using high speed compressors', *International Journal of Electrical and Electronics Engineering*, Vol. 4, No. 3, pp.485–490.
- Marimuthu, R., Balamurugan, S., Tirumala, B.K. and Mallick, P.S. (2012) 'FPGA implementation of high speed multiplier using higher order compressors', *ICRCC 2012: International Conference on Radar, Communication and Computing*, Tiruvannamalai, India, pp.210–212.
- Marimuthu, R., Bansal, D., Balamurugan, S. and Mallick, P.S., (2013) 'Design of 8-4 and 9-4 compressors for high speed multiplication', *American Journal of Applied Sciences*, Vol. 10, No. 8, pp.893–900.
- Marimuthu, R., Pradeepkumar, M., Bansal, D., Balamurugan, S. and Mallick, P.S. (2013) 'Design of high speed and low power 15-4 compressor', *ICCSP 2013: International Conference on Communication and Signal Processing*, Melmaruvathur, India, pp.533–536.
- Maunika, N.V.V. and Devi, M.V. (2012) 'A dwindled power and delay of Wallace tree multiplier', International Journal of Engineering and Innovative Technology, Vol. 2, No. 4, pp.211–215.
- Momeni, A., Han, J., Montuschi, P. and Lombardi, F. (2015) 'Design and analysis of approximate compressors for multiplication', *IEEE Transactions on Computers*, Vol. 64, No. 4, pp.984–994.
- Nagdeve, N., Moyal, V. and Fande, A. (2012) 'A simulation based evaluation of different compressors for fast multiplication', *International Journal of Scientific & Engineering Research*, Vol. 3, No. 6, pp.762–765.
- Nirlakalla, R., Rao, T.S. and Prasad, T.J. (2011) 'Performance evaluation of high speed compressors for high speed multipliers', *Serbian Journal of Electrical Engineering*, Vol. 8, No. 3, pp.293–306.
- Ohsang, K., Kevin, N. and Swartzlander Jr., E.E. (2002) 'A 16-bit by 16-bit MAC design using fast 5:3 compressor cells', *Journal of VLSI Signal Processing*, Vol. 31, No. 2, pp.77–89.
- Pishvaie, A., Jaberipur, G. and Jahanian, A. (2014) 'High performance CMOS (4:2) compressors', International Journal of Electronics, Vol. 101, No. 11, pp.1511–1525.
- Veeramachaneni, S., Krishna, K.M., Avinash, L., Puppala, S.R. and Srinivas, M.B. (2007) 'Novel architectures for high-speed and low-power 3-2, 4-2 and 5-2 compressors', *VLSID 2007: International Conference on VLSI Design*, Bangalore, India, pp.324–329.
- Wallace, C.S. (1964) 'A suggestion for a fast multiplier', *IEEE Transactions on Electronic Computers*, Vol. 13, No. 1, pp. 14–17.