



ISSN: 0377-2063 (Print) 0974-780X (Online) Journal homepage: http://www.tandfonline.com/loi/tijr20

# Transmission Gate as Buffer for Carbon-Nanotube-**Based VLSI Interconnects**

A. Karthikeyan & P.S. Mallick

To cite this article: A. Karthikeyan & P.S. Mallick (2017): Transmission Gate as Buffer for Carbon-Nanotube-Based VLSI Interconnects, IETE Journal of Research, DOI: 10.1080/03772063.2017.1351316

To link to this article: <u>http://dx.doi.org/10.1080/03772063.2017.1351316</u>



Published online: 23 Aug 2017.



🕼 Submit your article to this journal 🗹



View related articles



🤳 View Crossmark data 🗹

Full Terms & Conditions of access and use can be found at http://www.tandfonline.com/action/journalInformation?journalCode=tijr20



# Transmission Gate as Buffer for Carbon-Nanotube-Based VLSI Interconnects

A. Karthikeyan and P.S. Mallick

School of Electrical Engineering, VIT University, Vellore, India

#### ABSTRACT

In this paper, we propose transmission gates (TGs) as buffers/repeaters for carbon nanotube (CNT)based VLSI interconnects. Various performance metrics of the TG buffer, viz. propagation delay, crosstalk-induced delay, power dissipation, and power-delay product under super-threshold and sub-threshold conditions are analysed. Performance analysis of TG buffers with CMOS inverter buffers at various interconnect lengths and buffer insertion intervals is done. We have also analysed the performance of Single-wall carbon nanotube (SWCNT) bundle and three different configurations of mixed CNT bundles. By comparing the power-delay product of both the buffers, it is found that TG buffers are more suitable for applications in CNT-based integrated circuits.

#### **KEYWORDS**

Transmission gates; Inverter; Buffer; Delay; Power dissipation; CNT interconnects; Power-delay product

#### **1. INTRODUCTION**

Transmission gates (TGs) are well known for their applications in analogue switches, signal isolators, and logic circuits in microelectronic chips [1]. Their unique properties like immunity to input noise, good output swing, and less power dissipation make them ideal for lowpower applications, especially as buffers in VLSI interconnects. Recent work shows low-power buffer design using four TGs inserted in an inverter circuit [2]. A new method is developed to calculate the repeater size and interconnect length to minimize the total interconnect power dissipation using CMOS inverter as repeater [3]. A smart driver using TGs has been preferred for repeater insertion [4]. The insertion of repeaters for three types of interconnects was compared by considering the impact of contact resistance [5]. Other than this, TGs have not got attention as buffers or repeaters in carbon nanotube (CNT)-based VLSI circuits, till date. CNT-based interconnects have gained prominence as the next-generation VLSI interconnects [6].

In this paper, we consider the design of a buffer circuit for CNT interconnects, made of TGs, and investigate its characteristics, viz. delay, power dissipation, and the power-delay product (PDP). We then compare the performance of CMOS inverters and transmission gate buffers for Single-wall carbon nanotube (SWCNT) bundle and mixed CNT bundle configurations. First, we discuss the working and operation of TG buffer circuit and then explain how it can act as a buffer in CNT-based VLSI interconnects.

# 2. TRANSMISSION GATE BUFFER

# 2.1 Transmission gate

A transmission gate (Figure 1(a)), or analogue switch, is defined as an electronic element that selectively blocks or passes a signal level from the input to the output. Also, it is known that an nFET and pFET cannot pass a strong logic 1 and logic 0 voltages, respectively [1]. So, by connecting the two devices in parallel, the full voltage range from 0 V to  $V_{\rm DD}$  can be transmitted.

A TG buffer is designed with two TGs: TG1 and TG2 connected in series as shown in Figure 1(b). A CMOS inverter is used for complementary inputs to the gate terminals of the two TGs. When  $V_{in}$  is high, TG1 is ON as both the transistors are powered by the input signal and logic 1 is transferred to  $V_{out}$ . In the same fashion, when  $V_{in}$  is low, TG2 is ON due to the complementary inputs from the inverter, thereby transferring logic 0 to  $V_{out}$ . So a TG can take a weak signal from interconnect, buffer it, and transmit to the next interconnect stage. Based on this principle, we propose to use the TG as a buffer in CNT-based VLSI interconnects.

# 2.2 ESC modelling of SWCNT bundle interconnects

SWCNT-based equivalent single conductor (ESC) model was used to predict the time-domain performances of interconnects [7]. Another model using multi-ESC (MESC) was proposed for the transient analysis of coupled interconnects using SWCNT bundles or MWCNTs



Figure 1: (a) Transmission gate. (b) TG buffer circuit

[8]. Performances of mixed CNT bundle interconnects for various configurations were analysed using ESC model [9,10]. Dynamic crosstalk for the mixed CNT bundle interconnects has been analysed, using ESC model for bundled SWCNT and MWCNT [11] and for MWCNT bundles with different number of shell arrangements [12]. A novel ESC model using square matrix approach shows that the delay reduces for the highest number of shells in MWCNTs [13]. ESC model is also used for the analysis of mixed CNTs of different tube densities [14]. Impact of intershell tunnelling conductance using ESC model [15] and imperfect contact resistance are investigated using ESC and multiconductor circuit (MCC) model [16]. ESC model has been used for the analysis of delay, crosstalk, and power dissipation. Most of these works were concentrated on CNT interconnects using ESC model. Our proposed work uses the ESC model for the SWCNT bundle interconnects. Here the comparison of TG as buffer and CMOS inverter as buffer using ESC model of SWCNT bundle interconnects was analysed. Analysis of the behaviour of TG must be accompanied with benchmarking of its performance. So, we choose CMOS inverter-based buffers [17] for comparing its delay, power dissipation, and the PDP with that of TG buffers. We analyse the behaviour of TG and CMOS inverter in an SWCNT bundle interconnecting as driver and load as shown in Figure 2(a). We also analyse the behaviour of TG and CMOS inverter as buffers. The ESC model of SWCNT bundle is



Figure 2: (a) TG as load and driver. (b) ESC model of CNT

shown in Figure 2(b). It is now well known that cNTs have emerged as the choice of interconnect for next-generation integrated circuits. So, we consider an SWCNT bundle shown in Figure 3, which consists of height and width as  $H_{\rm B}$  and  $W_{\rm B}$  that have a diameter of d = 1 nm and spacing between CNT is 0.34 nm. The centre-to-centre distance between neighbouring CNTs is  $\underline{S} = 1.34$  nm. *h* is the distance of SWCNT bundle from the ground plane.

The number of SWCNTs in the bundle was computed based on Equation [10]:

$$n_{\rm CNT} = \begin{cases} n_W n_H - (n_H/2) & n_H \text{ is even} \\ n_W n_H - [(n_H - 1)/2] & n_H \text{ is odd} \end{cases}$$
(1)

where

$$n_W = \left[\frac{W_{\rm B} - d}{S}\right]$$
 and  $n_H = \left[\frac{H_{\rm B} - d}{S}\right]$  (2)



Figure 3: SWCNT bundle from the ground plane

 $n_W$  and  $n_H$  represent the number of rows and columns, and  $n_{CNT}$  is the total number of SWCNTs in the bundle.

The ESC resistance of a bundle with conducting SWCNTs is given by

$$R_{\rm b} = \frac{R_{\rm SWCNT}}{n_{\rm B}} = \frac{R_{\rm C} + R_{\rm Q}}{n_{\rm B}} + \frac{R_{\rm Q}}{n_{\rm B}} \frac{L}{\lambda_{\rm eff.AC.OP}}$$
(3)

where  $R_{\rm C}$  is the diameter-dependent imperfect metalcontact resistance,  $R_{\rm Q}$  is the intrinsic quantum resistance of a CNT which is 6.45 k $\Omega/\mu$ m and is described earlier,  $n_{\rm B}$  is the number of CNTs in the bundle,  $\lambda_{\rm eff}$  is the effective mean free path considering the temperaturedependent acoustic (AC) and optical (OP) phonons. The intrinsic quantum capacitance of a CNT that arises due to the density of states (DOS) at Fermi level is given as [18]

$$C_{\rm Q} = \frac{4e^2}{hv_{\rm F}} = 400 \ {\rm aF}/{\rm \mu m}$$
 (54)

Further, the electrostatic capacitance between the CNT bundle and the substrate must be considered. So, the total equivalent single conductor capacitance associated with a bundle of CNTs is given by

$$C_{\rm ESC} = \left(\frac{1}{C_{\rm eESC}} + \frac{1}{C_{\rm QESC}}\right)^{-1} \tag{5}$$

where  $C_{\text{QESC}} = 4n_BC_Q$  and  $C_{\text{eESC}} = \frac{2\pi\varepsilon}{\cosh^{-1}(y/d_g)}$ ; *y* is the distance between the centre of CNTs facing the ground,  $d_g$  is the diameter of those CNTs in the bundle. Lastly, the equivalent single conductor kinetic inductance of a CNT bundle is given as

$$L_{\rm kESC} = \frac{L_{\rm k}}{n_{\rm B}} \tag{6}$$

where

$$L_{\rm k} = \frac{h}{2e^2 \upsilon_{\rm F}} = 8 \text{ nH}/\mu m \tag{7}$$

A pulsed signal of width 2 ns and duration of 4 ns with small rise and fall time of 0.001 ns is given as input. By selecting small values of rise time and fall time, we were able to analyse the output pulse accurately. The simulation is carried out for 1 GHz input frequency using Silvaco Smart SPICE. Performance analysis was carried out for various metrics as discussed below.

# 2.3 ESC modelling of mixed CNT bundle interconnects

Mixed CNT bundles are the combination of SWCNT and MWCNT bundles. Here we have done the analysis using mixed CNT bundles. Figure 4 shows the ESC modelling of mixed CNT bundle interconnects. Performance of mixed CNT bundle interconnects is better than the SWCNT and MWCNT bundle-based interconnects [19]. Crosstalk-induced delay for a mixed CNT bundle is lesser than SWCNT or MWCNT bundles [20]. Performance of CNT bundles is investigated and shown that mixed CNT bundles are more tolerant to process variations at global interconnect lengths [21].

The ESC models are analysed by the total number of conducting channels ( $N_{tot}$ ) of SWCNTs or MWCNTs in a bundle. The  $N_{tot}$  can be expressed as

$$N_{\text{tot}} = \sum_{j=1}^{n_{\text{CNT}}} N_j; \quad \text{where} \quad N_j = \sum_{j=1}^{n_s} N_i D_i$$
(8)

 $n_{\rm s}$  represents the number of shells in MWCNT,  $n_{\rm CNT}$  represents the total number of SWCNTs or MWCNTs in a bundle.

The equivalent contact resistance of CNT bundle can be expressed as

$$R_{\rm c,ESC} = \left[\sum_{j=1}^{n_{\rm CNT}} \left(\sum_{i=1}^{n_{\rm s}} \left(\frac{R_{q,i}}{2N_i} + R_{\rm mc,i}\right)^{-1}\right)\right]^{-1}$$
(9)

The equivalent scattering resistance  $r_{ESC}$  in *p.u.l* can be expressed as

$$r_{\rm ESC} = \left[\sum_{j=1}^{n_{\rm CNT}} \left(\sum_{i=1}^{n_s} \frac{2N_i}{R_{q,i}} \lambda_{{\rm mfp},i}\right)\right]^{-1}$$
(10)

The equivalent quantum capacitance of the CNT bundle can be expressed as

$$c_{q,\text{ESC}} = 2N_{\text{tot}}c_{q0} \tag{11}$$



Figure 4: ESC model of mixed CNT bundle interconnect [14]

The equivalent electrostatic capacitance  $C_{e,ESC}$  is due to the potential difference between the CNT bundle and the ground plane. The  $C_{e, ESC}$  can be expressed as

$$c_{e,\text{ESC}} = \frac{2\pi\varepsilon_0\varepsilon_r}{\cosh^{-1}[(D_{\rm s} + 2h_t)/D_{\rm s}]} \times N_x,\tag{12}$$

where  $N_x$  represents the number of SWCNTs or MWCNTs facing the ground plane. The equivalent kinetic ( $l_{k, ESC}$ ) and magnetic inductances ( $l_{m,ESC}$ ) in *p.u.l* can be expressed as

$$l_{k,\text{ESC}} = \frac{l_{k0}}{2N_{\text{tot}}},\tag{13}$$

$$l_{\text{m.ESC}} = \frac{1}{N_x} \left[ \frac{\mu_0}{2\pi} \cosh^{-1} \left( \frac{D_s + 2h_t}{D_s} \right) \right] \tag{14}$$

Three different bundle configurations of SWCNTs and MWCNTs in a mixed CNT bundle as shown in Figure 5 are considered for analysis [10]. MCB-I has a random distribution of SWCNTs and MWCNTs in the bundle. MCB-II has the distribution of SWCNTs placed at the periphery to the centrally located MWCNTs. MCB-VI has the distribution of SWCNTs at the centre and MWCNTs at the periphery. The interconnect parasitics of various bundle topologies are shown in Table 1.

#### 3. DELAY AND POWER DISSIPATION ANALYSIS

#### 3.1 Delay analysis

Signal integrity in VLSI interconnects is of paramount importance as the data must be faithfully transmitted to the next section. Simulations were done based on the ITRS recommendations at 22 nm technology node [8]. We have analysed the crosstalk-induced delay for the buffers using the ESC model of SWCNT as shown in Figure 2(b). An RC circuit with  $R = 300 \Omega$  and C = 1 fF, which induces crosstalk at the input signal, is used. The alternating action of TG1 and TG2 is coupled with the parallel connection of the FETs that suppresses the crosstalk noise. However, the crosstalk-induced delay is slightly more for TG at 0.303 ps as compared to the CMOS inverter delay of 0.18 ps for both sub-threshold and super-threshold conditions. Later, we carry out the analysis with TG and CMOS inverter, respectively, and the driver and buffer of the interconnect using ESC model of mixed CNT bundle is shown in Figure 4. The analysis is performed for different bundle configurations [10] of SWCNTs and MWCNTs in mixed CNT bundle as shown in Figure 5. Figure 6(a) and (b) shows the propagation delay of CMOS and transmission gate,





Figure 5: Three different bundle configurations of SWCNTs and MWCNTs in (a) MCB-I, (b) MCB-II, (c) MCB-VI [10]

Table 1: Interconnect parasitics for the different CNT bundle topologies [10]

| -                                           |        |        |        |        |
|---------------------------------------------|--------|--------|--------|--------|
| Interconnect parasitics                     | SWB    | MCB-I  | MCB-II | MCB-VI |
| $R_{\rm cESC}$ (K $\Omega$ )                | 3.20   | 3.22   | 3.20   | 3.20   |
| $r_{\rm ESC} \left( \Omega / \mu m \right)$ | 1.49   | 1.28   | 1.13   | 0.79   |
| $L_{\text{kESC}}$ (pH/ $\mu$ m)             | 3.73   | 2.84   | 2.12   | 1.21   |
| $L_{eESC}$ (pH/ $\mu$ m)                    | 44.06  | 57.21  | 25.04  | 35.28  |
| $C_{aESC}$ (pF/ $\mu$ m)                    | 0.96   | 1.09   | 1.46   | 0.83   |
| $C_{eFSC}$ CM(aF/ $\mu$ m)                  | 584.84 | 342.34 | 584.84 | 62.83  |

respectively, for various interconnect lengths at superthreshold ( $V_{DD} = 1$  V) region. Figure 7(a) and (b) shows the propagation delay of CMOS and transmission gate, respectively, for various interconnect lengths at subthreshold ( $V_{DD} = 0.5$  V) region. In all the cases, it can be seen that the delay increases with the wire length. However, the increase in propagation delay of the TG when compared to the inverter is due to more (six) number of FETs in TG as compared to four FETs in an inverter. It is also observed that there is a reduction in delay for



**Figure 6:** (a) Delay of interconnects using CMOS driver at various interconnect lengths for super-threshold region. (b) Delay of interconnects using transmission gate driver at various interconnect lengths for super-threshold region



**Figure 7:** (a) Delay of interconnects using CMOS driver at various interconnect lengths for sub-threshold region. (b) Delay of interconnects using transmission gate driver at various interconnect lengths for sub-threshold region

MCB VI, where the MWCNTs are placed at the periphery of the centrally located SWCNT. MCB VI is also suitable for global interconnects for reduced delay in case of CMOS drivers or transmission gate drivers. MCB VI also has lesser delay in both super-threshold and sub-threshold operating regions. Buffer insertion is a common technique for the reduction of delay in the Interconnects.

The delay in an interconnect is linearly proportional to the square of its length [1]. Operating the devices at subthreshold is necessary for low power consumption [22]. Low-power operation may increase the delay of the signal in global interconnects. Inserting buffer is necessary to reduce the length of the interconnects. Figure 8(a) and (b) shows the delay of interconnects using CMOS and transmission gate as buffers, respectively, for various



Figure 8: (a) Delay of interconnects using CMOS inverter as buffer at various interconnect lengths for super-threshold region. (b) Delay of interconnects using transmission gate as buffer at various interconnect lengths for super-threshold region

bundle configurations of interconnects at super-threshold region. Figure 9(a) and (b) shows the delay of interconnects using CMOS and transmission gate buffers at sub-threshold region. In both the cases, the delay is slightly more for transmission gate buffers. Comparing the delay of interconnects with buffers and without buffers, transmission gate buffers have more reduction of delay compared to transmission gate as drivers, but the overall delay is more for transmission gate buffers compared to the CMOS inverters as buffers. The delay of mixed CNT bundle configuration MCB VI is lesser in both the cases. Performance of CMOS inverters in terms of delay is better than the Transmission gate at any operating regions. After buffer insertion, the performance of MCB VI which has a distribution of MWCNTs in the periphery and SWCNTs at the centre has lesser delay than other configuration due to the low parasitic resistance and inductance [10]. Here all the shells of MWCNTs conduct which leads to lesser delay.



**Figure 9:** (a) Delay of interconnects using CMOS inverter as buffer at various interconnect lengths for sub-threshold region. (b) Delay of interconnects using transmission gate as buffer at various interconnect lengths for sub-threshold region

# 3.2 Power dissipation analysis

Power dissipation is an important issue in integrated circuits. Both transistors and interconnects dissipate power due to current conduction (static power) and switching action (dynamic power). However, interconnects dissipate more power due to high resistance at scaled technologies. So, there is a need to compensate power dissipated by interconnects. Power dissipation increases for the increase in the length of the interconnect. By inserting buffers, we can maintain the output power at desired levels for various lengths.

More specifically, local interconnects have lesser power dissipation compared to global interconnects. Figure 10(a) and (b) shows the power dissipation of CMOS buffers and transmission gate buffers at super-threshold region. Comparing both the cases, the power dissipation of transmission gate buffer is lesser than the power dissipation of



**Figure 10:** (a) Power dissipation of CMOS driver for super-threshold region. (b) Power dissipation of transmission gate driver for super-threshold region

CMOS buffer. Figure 11(a) and (b) shows the power dissipation of CMOS driver and transmission gate driver during sub-threshold region of operation. Power dissipation at sub-threshold region of operation is still lesser for transmission gate compared to CMOS driver. CMOS buffers and transmission gate buffers are inserted for reducing the delay and power dissipation. Tables 2 and 3 show the power dissipation of CMOS and transmission gate buffers at super-threshold region and sub-threshold region, respectively, with the buffer insertion intervals. In both the cases, the power dissipation of transmission gate buffers is lesser. Insertion of buffers may reduce the propagation delay but the power dissipation slightly increases due to the additional transistors.

During faster switching conditions, CMOS inverter buffers dissipate more power due to short circuit. Transmission gates have parallel connection of transistors. While fast switching of the logic signal, one of the transmission



Figure 11: (a) Power dissipation of CMOS driver for sub-threshold region, (b) Power dissipation of transmission gate driver for sub-threshold region

gates TG1 or TG2 is ON at a time. The chances of short circuit are lesser, due to that transmission gates have lesser power dissipation.

The power dissipation of transmission gate buffer is lesser than the CMOS buffer. Voltage scaling is necessary for reducing the power dissipation [2].

 Table 2: Power dissipation at super-threshold region for CMOS

 buffer and transmission gate buffer

| Type of | Buffer         | Power dis | Power dissipation (nW) |  |  |
|---------|----------------|-----------|------------------------|--|--|
| bundle  | insertion      | CMOS      | Transmission           |  |  |
|         | interval (uni) | buffer    | gate buffer            |  |  |
| SWB     | 100-100-100    | 0.790     | 0.475                  |  |  |
| MWB I   |                | 0.620     | 0.251                  |  |  |
| MWB II  |                | 0.512     | 0.413                  |  |  |
| MWB VI  |                | 0.766     | 0.609                  |  |  |
|         |                |           |                        |  |  |
| SWB     | 400-400-400    | 1.795     | 1.452                  |  |  |
| MWB I   |                | 1.964     | 1.660                  |  |  |
| MWB II  |                | 1.548     | 1.422                  |  |  |
| MWB VI  |                | 1.952     | 1.758                  |  |  |
|         |                |           |                        |  |  |

Table 3: Power dissipation at sub-threshold region for CMOS buffer and Transmission gate buffer

| Type of                   | Buffer insertion | Power dissipation (nW)   |       |  |
|---------------------------|------------------|--------------------------|-------|--|
| bundle [10] interval (um) | CMOS buffer      | Transmission gate buffer |       |  |
| SWB                       | 100-100-100      | 0.082                    | 0.054 |  |
| MWB I                     |                  | 0.159                    | 0.041 |  |
| MWB II                    |                  | 0.070                    | 0.071 |  |
| MWB VI                    |                  | 0.101                    | 0.091 |  |
| SWB                       | 400-400-400      | 0.295                    | 0.249 |  |
| MWB I                     |                  | 0.242                    | 0.198 |  |
| MWB II                    |                  | 0.094                    | 0.041 |  |
| MWB VI                    |                  | 0.281                    | 0.218 |  |

During sub-threshold operation, the power dissipation is lesser than the super-threshold operation. The performances of transmission gate buffers are better than CMOS as buffers in both super-threshold and sub-threshold regions. In the sub-threshold region, buffer insertion using transmission gate is more feasible. By comparing the power dissipation in both the operating regions, mixed CNT bundle MCB II with transmission gates as

240 SWB-CMOS 220 SWB-TGATE MCB I-CMOS 200 MCB I -TGATE 180 MCB II-CMOS Power delay product 160 MCB II-TGATE 140 MCB VI-CMOS MCB VI-TGATE 120 100 80 60 40 20 0 200 400 600 800 1000 1200 Interconnect length (µm) (a) 220 -SWB-CMOS 200 SWB-TGATE 180 MCBI-CMOS MCB I-TGATE 160 Power delay product MCB II-CMOS 140 MCB II-TGATE 120 MCB VI-CMOS MCB VI-TGATE 100 80 60 40 20 0 1000 1600 0 200 400 600 800 1200 1400 Interconnect length (µm)

drivers or buffers has lesser power dissipation. The capacitance of MCB II which has SWCNT bundles at the outer and MWCNTs at the inner is lesser, since all the shells of MWCNTs cannot conduct, and lesser capacitance leads to lesser power dissipation.

### 4. POWER-DELAY PRODUCT

The ultimate factor that can measure the performance of a TG buffer is its PDP. We calculate the PDP as the product of power dissipated and the delay of interconnect. PDP is calculated with and without buffer insertion for the interconnect at various lengths at super-threshold and subthreshold conditions. Figure 12(a) shows the PDP of CMOS inverter and transmission gate as driver in super-threshold region. Figure 12(b) shows the PDP of CMOS inverter and transmission gate as buffer in super-threshold region of operation. Figure 13(a) shows





Figure 12: (a) Power delay product of CMOS inverter and trans-

mission gate as driver in super-threshold region. (b) Power delay

product of CMOS and transmission gate as buffer in super-

threshold region

Figure 13: (a) Power delay product of CMOS inverter and transmission gate as driver in sub-threshold region. (b) Power delay product of CMOS and Transmission gate as buffer in sub-threshold region

the PDP of CMOS inverter and transmission gate as driver in sub-threshold region. Figure 13(b) shows the PDP of CMOS inverter and transmission gate as buffer in sub-threshold region of operation. PDP of transmission gate buffer is lesser for all the different configurations of CNT bundles. Mixed CNT bundles outperform SWCNT bundle in terms of delay. MCB VI has lesser delay in all the cases; MCB II has lesser power dissipation and also has lesser PDP with transmission gate as buffer or driver at sub-threshold conditions. Transmission gate buffers perform better in all the three levels of interconnect, and more suitable for mixed CNT bundle interconnects at the global level for sub-threshold operation. However, as the technology progresses, integrating a few thousand more transistors for TG-based circuits as compared to CMOS inverter-based circuits is not a major problem.

# 5. CONCLUSION

This paper proposes the utilization of TG buffers for CNT-based interconnects for VLSI circuits. Performance metrics like delay, power dissipation, and power delay product are analysed and compared at various interconnect lengths ranging from 300 to 1200  $\mu$ m. CMOS buffers and TG buffers are implemented for SWCNT bundles and mixed CNT bundles. From the PDP analysis, we found that TG buffers are more suitable for sub-threshold applications in global interconnects ( $l = 1200 \ \mu$ m) and also more suitable for mixed CNT bundle interconnects.

# **DISCLOSURE STATEMENT**

No potential conflict of interest was reported by the authors.

# REFERENCES

- 1. J. P Uyemura, *CMOS Logic Circuit Design*. Boston, MA: Kluwer Academic Publishers, 2001.
- V.K. Sharma and M. Pattanaik. (2013). "VLSI scaling methods and low power CMOS buffer circuits," *J. Semi*cond. 34(9), pp. 095001-1-095001-18.
- K. Banerjee and A. Mehrotra. (2002). "A Power-optimal repeater insertion methodology for global interconnects in nanometer designs," *IEEE Trans. Electron Devices*. 49 (11), pp. 2001–2007.
- R. Weerasekara, D. Pamunuwa, L.-R. Zheng and H. Tenhunen. (2008). "Minimal power delay balanced SMART repeaters for global interconnects in the nanometer regime," *IEEE Trans. Very Large Scale Integr. Syst.* 16 (5), pp. 337–339.

- W.-S. Zhao, G. Wang, L. Sun, W.-Y. Yin and Y.-X. Guo. (2014). "Repeater insertion for carbon nanotube interconnects," *Micro Nano Lett.* 9 (5), pp. 337–339.
- P. U. Sathyakam and P. S. Mallick. (2012). "Towards realisation of mixed carbon nanotubes as VLSI interconnects: A review," *Nano Commun. Netw. 3* (3), pp. 175–182.
- M. D.' Amore, M. Ricci and A. Tamburanno, "Equivalent single conductor modelling of carbon nanotube bundles for transient analysis of high-speed interconnects," in *8th IEEE Conf. Nanotechnology, IEEE-NANO*, Rome, Italy, 2008, pp. 307–310. doi:10.1109/NANO.2008.98
- M. D'Amore, M. S. Sarto and A. Tamburrano. (2010). "Fast transient analysis of next-generation interconnects based on carbon nanotubes," *IEEE Trans. Electromagn. Compat.* 52 (2), pp. 496–503.
- M. K. Majumder, P. K. Das and B. K. Kaushik. (2014). "Delay and crosstalk reliability issues in mixed MWCNT bundle interconnects," *Microelectr. Reliab.* 54, pp. 2570– 2577.
- M. K. Majumder, B. K. Kaushik and S. K. Manhas. (2014). "Analysis of delay and dynamic crosstalk in bundled carbon nanotube interconnects," *IEEE Trans. Electromagn. Compat.* 56 (6), pp. 1666–1673.
- M. K. Majumder, N. D. Pandya, B. K. Kaushik and S. K. Manhas. (2012). "Dynamic crosstalk effects in mixed CNT bundle interconnects," *Electron. Lett.* 48 (7), pp. 384–385.
- P. K. Das, M. K. Majumder and B. K. Kaushik. (2014). "Dynamic crosstalk analysis of mixed multi-walled carbon nanotube bundle interconnects," *J. Eng.* Doi: 10.1049/ joe.2013.0272.
- J. Kumar, M. K. Majumder, B. K. Kaushik, S. Dasgupta and S. K. Manhas, "Novel modeling approach for multiwalled CNT bundle in global VLSI interconnects," in *Int. Conf. Commun. Devices Intell. Sys. (CODIS)*, Roorkee, India, 2012, pp. 476–479.
- M. K. Majumder, J. K. Das, V. R. Kumar and B. K. Kaushik. (2014). "Performance analysis for randomly distributed mixed carbon nanotube bundle interconnects," *Micro Nano Lett.* 9 (11), pp. 792–796.
- P. Litoria, K. S. Sandha and A. Kansal. (2017). "Impact of tunnelling conductance on the performance of multiwalled carbon nanotubes as VLSI interconnects for nano-scaled technology nodes," *J. Mater. Sci. 28* (6), pp. 4818–4827.
- M. Tang and J. Mao. (2015). "Modeling and fast simulation of multiwalled carbon nanotube interconnects," *IEEE Trans. Electromagn. Compat. 57* (2), pp. 232–240.
- 17. G. Chen, and E .G. Friedman. (2006). "Low-power repeater driving RC and RLC interconnects with delay and bandwidth constraints," *IEEE Trans. VLSI Syst.* 14 (2), pp. 161–172.

10

- P. U. Sathyakam. and P. S. Mallick. (2011). "Transient analysis of mixed carbon nanotube bundle interconnects," *Electron. Lett.* 47 (20), pp. 1134–1136.
- Karthikeyan and P. S. Mallick, "Mixed CNT bundles as VLSI interconnects," in *International Conf. Commun. Sig. Process.*, Melmaruvathur, India, 2016, pp. 0987–0990. doi:10.1109/ICCSP.2016.7754295
- 20. M. K. Majumder, P. K. Das, V. R. Kumar and B. K. Kaushik. (2015). "Crosstalk induced delay analysis of

randomly distributed mixed CNT bundle interconnect," J. Circuits Syst. Comp. 24 (10), 1550145.

- M. K. Majumder, J. Kumar and B. K. Kaushik. (2015). "Process-induced delay variation in SWCNT, MWCNT, and Mixed CNT interconnects," "*IETE J. Res. 61* (5), pp. 533–540.
- S. D. Pable and M. Hasan. (2012). "Interconnect design for sub threshold circuits, "*IEEE Trans. Nanotechnol.* 11 (3), pp. 633–639.

## Authors



A. Karthikeyan received his BE (EEE) degree from Madras University in 2002 and his ME (Applied Electronics) degree from Anna University in 2005. He is currently pursuing his PhD degree from School of Electrical Engineering, VIT University, where he is also working as an assistant professor since 2010. His areas of interest include VLSI intercon-

nects and circuits.

E-mail: karthikeyan.arun@vit.ac.in



**P. S. Mallick** (SM'10) is a senior professor and Former Dean of the School of Electrical Engineering, VIT University, India. He was the technical head of IAAB Electronics a Swedish Industry in Bangladesh. He led various research teams and developed online laboratory in microelectronics, Monte Carlo simulator of compound semiconductors, nano-

structured MIM capacitor, and low-cost electric fencers. He is currently a professor of electronics engineering and the director of Office of the Ranking and Accreditation, VIT University. He has authored 82 research papers in different journals and conferences of international repute. His recent interest includes advancement of technical education through innovations. He is the past Chapter Chair and a present Chapter Adviser of the IEEE-EDS VIT of Region 10 Asia-Pacific. He was an enlisted technical innovator of India in 2007. He has published a book on Matlab and Simulink and IET, UK, has published his book chapter on MIM Capacitor in June 2016. At present, Dr Mallick is finding new materials and technology for future nano scale electronics.

E-mail: psmallick@vit.ac.in